| DAY - | 14 SEAT NUMBER III 14 1100 V 267 (E) | |---------------|---------------------------------------------------------------------| | 2014 | $\begin{array}{ c c c c c c c c c c c c c c c c c c c$ | | | | | | ELECTRONICS | | | PAPER - II (C-2) | | | | | Time | : 3 Hours 4 Pages Max. Marks : 50 | | | | | nstructions : | (1) All questions are compulsory. | | | (2) Figures to the right indicate full marks. | | | (3) Draw neat labelled diagrams wherever necessary. | | | (4) Use of logarithmic tables is allowed. | | (A) Sele | ect correct alternatives and rewrite the following sentences: | | | One of the inputs of AND Gate is labelled as ENABLE. This Control | | (a) | Input is | | | (i) Active Low | | | (ii) Active High | | | (iii) Zero | | | (iv) None of these | | (b) | In a Combinational Logic Circuit, Strobe Signal is used forpurpose. | | | (i) Buffering | | | (ii) Impedance Matching | | | (iii) Cascading | | | (iv) Resetting | | (c) | A Ring Counter is Type of Counter. | | | (i) Synchronous | | | (ii) Asynchronous | | | (iii) Up | | | (iv) Down | | 2/71 | 1 (P.T.O | | V-26 | | | Conto | | | | | | | |------|-----|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|--|--| | | | | (iii) Figure of Merit in case of Digital IC's. | 3 | | | | | | | | | | (ii) Propagation Delay Time | | | | | | | | | | | (i) Power Dissipation | | | | | | | | | | (a) | Define: | | | | | | | | 3. | (A) | Answer any two of the following: | | | | | | | | | | | | (ii) BCD Code | | | | | | | | | | | (i) ASCII Code | | | | | | | | | | (b) | Write notes on: | 4 | | | | | | | | | (a) | What is 2's Complement of a Binary Number. Explain Binary Subtraction using 2's Complement with suitable example. | 4 | | | | | | | | (B) | Ansv | Answer any one of the following: | | | | | | | | | | (c) | Draw a logic diagram of 4-bit left-shift register and explain its working with timing diagram. | 3 | | | | | | | | | | $Y = \overline{A \cdot B} + \overline{B}C + \overline{A}B + A\overline{B}C$ | | | | | | | | | | (b) | Draw logic diagram for Boolean equation and write its truth table : | 3 | | | | | | | | | (a) | When two inputs of EX-OR Gates are $A\overline{B}$ and $\overline{A}B$ , then prove that its output remains equal to $A \oplus B$ (use of Boolean Algebra). | 3 | | | | | | | 2. | (A) | Ansv | wer any two of the following: | | | | | | | | | | (c) | Draw a logic diagram of clocked RS Flip-Flop using NAND Gates only and write its truth table. | 3 | | | | | | | | | | $(11101)_2 - (11011)_2$ | 3 | | | | | | | | | (b) | State rules of binary subtraction, hence subtract the following: | | | | | | | | | | | $(F2F.A)_{16} = (?)_2 = (?)_{10} = (?)_{BCD}$ | | | | | | | | | | (a) | Do the following conversion: | 3 | | | | | | | | (B) | Ans | wer any two of the following: | | | | | | | | | | | (iv) 2.14 | | | | | | | | | | | (iii) 0.43 | | | | | | | | | | | (ii) 4.6 | | | | | | | | | | | (i) 0.46 | | | | | | | | | | (u) | is 7 volt, its resolution isvolts. | 1 | | | | | | | | | (d) | If a full scale output voltage of a 4-bit resistive divider type DAC | | | | | | | | | | (b) | Draw a circuit diagram of two input standard TTL NAND Gate and explain its working. | | | | | | | | | |----|-----|--------------------------------------|-------------------------------------------------------------------------------------|---------|---------|---------------------------|-------------------------------------------|------------|-------------|----------------------------------|-------| | | | (c) | Wha | t is N | Aultip | lexer ? E | xplain its | concept | using bloc | ck diagram. | 3 | | | (B) | | | | | | | | | | | | | | (a) | | | | dder ? Dr<br>h truth ta | _ | diagram | of a Full A | Adder. Explain | 4 | | | | (b) | | • | | _ | write outp | | n in Boole | an form using | | | | | | takin | | ce and | _ | • | | | operations are<br>ree operations | | | 4. | (A) | Ansv | ver a | ny tw | o of | the follow | wing: | | | | | | | | (a) | | | | iagram of<br>ruth table | Decimal | to BCD | Encoder ar | nd explain its | 3 | | | | (b) | Drav | v a log | gic dia | gram of 1: | 8 Demulti | plexer usi | ng two 1:4 | Demultiplexe | rs. 3 | | | | (c) | | | | of logic of<br>Flip-Flop. | diagram and truth table explain Operation | | | | 3 | | | (B) | Ansv | nswer any one of the following: | | | | | | | | | | | | (a) | Draw a block diagram of Computer and explain operation of each block. | | | | | | | | | | | | (b) What is Primary Memory? Explain: | | | | | | | | | | | | | | (i) | RON | Λ | | | | | | | | | | | (ii) | RAN | Л | | | | | | | | | | | (iii) | PRO | M | | | | | | 4 | | 5. | (A) | Ans | | • | | the follow | | | | | | | | | (a) | Impl | | | | using 8:1 | Multiple | exer: | | | | | | | A | В | C | Y | | | | | | | | | | 0 | | 0 | 0 | | | | | | | | | | 0 | 0 | 1 | 0 | | | | | | | | | | 0 | 1 | 0 | 1 | | | | | | | | | | 0 | 0 | 1 | 0 | | | | | | | | | | 1 | 0 | 0 | 1 | | | | | | | | | | 1 | 1 | 0 | 1 | | | | | | | | | | 1 | 1 | 1 | 1 | | | | | 3 | | | | | 1 | Ţ | 1 | 1 | | | | | J | (b) Calculate Analog Output Voltage for the following DAC Network: (c) What is T Flip-Flop? Explain how it is used as divider by two counters with timing diagrams. 3 4 4 3 3 4 4 - (B) Answer any one of the following: - (a) Draw a circuit diagram of Two Input CMOS NOR Gate and explain its working with truth table. - (b) Draw a block diagram of Two Bit Simultaneous Type ADC and explain its working. State its disadvantages. OR - 5. (A) Answer any two of the following: - (a) Draw and explain working of 3-bit Resistive Divider DAC. Write equation for its output. - (b) Write difference between Synchronous and Asynchronous Counters. (any three points) - (c) Draw a logic diagram of One of Ten Decoder. Write its truth table. 3 - (B) Answer any one of the following: - (a) Draw a logic diagram of a 3-bit Synchronous Counter and explain its working with timing diagram. - (b) Implement the following equations using suitable decoder: - (i) $Y_1 = \overline{A}BCD + \overline{A}BC\overline{D} + \overline{A}BC\overline{D} + A\overline{B}\overline{C}D$ - (ii) $Y_2 = A\overline{B}CD + AB\overline{C}\overline{D} + AB\overline{C}D + \overline{A}BC\overline{D}$